De Aller-Bedste Bøger - over 12 mio. danske og engelske bøger
Levering: 1 - 2 hverdage

Impact of Spacer Engineering on Performance of Junctionless Transistor

Bag om Impact of Spacer Engineering on Performance of Junctionless Transistor

The scaling of traditional planar CMOS devices is becoming difficult due to increasing gate leakage and subthreshold leakage. Multigate FETs have been proposed to overcome the limitations associated with the scaling of traditional CMOS devices below 100nm region. The multiple electrically coupled gates and the thin silicon body suppress the short-channel effects, thereby lowering the subthreshold leakage current in a multi-gate MOSFET. However, fabrication complexity increases for inversion mode (IM) FinFET devices due to ultra-steep doping profiles requirement. Junctionless transistor (JLT) overcomes the limitations associated with the creation of ultra-steep doping profiles during fabrication and short channel effects. In order to further reduce the SCEs, spacers at the both sides of gate are used that minimizes the leakage current. In this proposed work, JLT is designed with the use of spacer engineering i.e. changing the Lext, spacer¿s proportion as well as the dielectric values (¿) of spacer material and its performance are evaluated from device characteristics using TCAD software tool.

Vis mere
  • Sprog:
  • Engelsk
  • ISBN:
  • 9786139455560
  • Indbinding:
  • Paperback
  • Sideantal:
  • 88
  • Udgivet:
  • 27. februar 2019
  • Størrelse:
  • 229x152x5 mm.
  • Vægt:
  • 141 g.
  • 2-3 uger.
  • 23. november 2024

Normalpris

Abonnementspris

- Rabat på køb af fysiske bøger
- 1 valgfrit digitalt ugeblad
- 20 timers lytning og læsning
- Adgang til 70.000+ titler
- Ingen binding

Abonnementet koster 75 kr./md.
Ingen binding og kan opsiges når som helst.

Beskrivelse af Impact of Spacer Engineering on Performance of Junctionless Transistor

The scaling of traditional planar CMOS devices is becoming difficult due to increasing gate leakage and subthreshold leakage. Multigate FETs have been proposed to overcome the limitations associated with the scaling of traditional CMOS devices below 100nm region. The multiple electrically coupled gates and the thin silicon body suppress the short-channel effects, thereby lowering the subthreshold leakage current in a multi-gate MOSFET. However, fabrication complexity increases for inversion mode (IM) FinFET devices due to ultra-steep doping profiles requirement. Junctionless transistor (JLT) overcomes the limitations associated with the creation of ultra-steep doping profiles during fabrication and short channel effects. In order to further reduce the SCEs, spacers at the both sides of gate are used that minimizes the leakage current. In this proposed work, JLT is designed with the use of spacer engineering i.e. changing the Lext, spacer¿s proportion as well as the dielectric values (¿) of spacer material and its performance are evaluated from device characteristics using TCAD software tool.

Brugerbedømmelser af Impact of Spacer Engineering on Performance of Junctionless Transistor



Find lignende bøger
Bogen Impact of Spacer Engineering on Performance of Junctionless Transistor findes i følgende kategorier: